Nanometer Technology Designs

Nanometer Technology Designs High-Quality Delay Tests

2008

Hardback (20 Dec 2007)

Save $13.20

  • RRP $161.12
  • $147.92
Add to basket

Includes delivery to the United States

10+ copies available online - Usually dispatched within 7 days

Publisher's Synopsis

Adopting new fabrication technologies not only provides higher integration and enhances performance, but also increases the types of manufacturing defects. With design size in millions of gates and working frequency in GHz timing-related defects havv become a high proportion of the total chip defects. For nanometer technology designs, the stuck-at fault test alone cannot ensure a high quality level of chips. At-speed tests using the transition fault model has become a requirement in technologies below 180nm.

Traditional at-speed test methods cannot guarantee high quality test results as they face many new challenges. Supply noise (including IR-drop, ground bounce, and Ldi/dt) effects on chip performance, high test pattern volume, low fault/defect coverage, small delay defect test pattern generation, high cost of test implementation and application, and utilizing low-cost testers are among these challenges. This book discusses these challenges in detail and proposes new techniques and methodologies to improve the overall quality of the transition fault test.

Book information

ISBN: 9780387764863
Publisher: Springer US
Imprint: Springer
Pub date:
Edition: 2008
DEWEY: 621.381548
DEWEY edition: 22
Language: English
Number of pages: 281
Weight: 626g
Height: 242mm
Width: 164mm
Spine width: 22mm