Asynchronous System-on-Chip Interconnect

Asynchronous System-on-Chip Interconnect - Distinguised Dissertations

Hardback (28 May 2002)

Not available for sale

Includes delivery to the United States

Out of stock

This service is protected by reCAPTCHA and the Google Privacy Policy and Terms of Service apply.

Publisher's Synopsis

Asynchronous System-on-Chip Interconnect describes the use of an entirely asynchronous system-bus for the modular construction of integrated circuits. Industry is just awakening to the benefits of asynchronous design in avoiding the problems of clock-skew and multiple clock-domains, an din parallel with this is coming to grips with Intellectual Property (IP) based design flows which emphasise the need for a flexible interconnect strategy. In this book, John Bainbridge investigates the design of an asynchronous on-chip interconnect, looking at all the stages of the design from the choice of wiring layout, through asynchronous signalling protocols to the higher level problems involved in supporting split transactions. The MARBLE bus (the first asynchronous SoC bus) used in a commercial demonstrator chip containing a mixture of asynchronous and synchronous macrocells is used as a concrete example throughout the book.

Book information

ISBN: 9781852335984
Publisher: Springer London
Imprint: Springer
Pub date:
DEWEY: 621.3981
DEWEY edition: 21
Language: English
Number of pages: 138
Weight: 385g
Height: 241mm
Width: 165mm
Spine width: 12mm