Static Timing Analysis for Nanometer Designs : A Practical Approach

Static Timing Analysis for Nanometer Designs : A Practical Approach

2009

Paperback (08 Sep 2011)

Save $7.07

  • RRP $206.65
  • $199.58
Add to basket

Includes delivery to the United States

10+ copies available online - Usually dispatched within 7 days

Publisher's Synopsis

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Book information

ISBN: 9781441947154
Publisher: Springer US
Imprint: Springer
Pub date:
Edition: 2009
DEWEY: 621.3815
DEWEY edition: 23
Language: English
Number of pages: 572
Weight: 896g
Height: 235mm
Width: 155mm
Spine width: 30mm