A Very High Speed Lossless Compression/Decompression Chip Set

A Very High Speed Lossless Compression/Decompression Chip Set

Paperback (23 Oct 2018)

Not available for sale

Includes delivery to the United States

Out of stock

This service is protected by reCAPTCHA and the Google Privacy Policy and Terms of Service apply.

Publisher's Synopsis

A chip is described that will perform lossless compression and decompression using the Rice Algorithm. The chip set is designed to compress and decompress source data in real time for many applications. The encoder is designed to code at 20 M samples/second at MIL specifications. That corresponds to 280 Mbits/second at maximum quantization or approximately 500 Mbits/second under nominal conditions. The decoder is designed to decode at 10 M samples/second at industrial specifications. A wide range of quantization levels is allowed (4...14 bits) and both nearest neighbor prediction and external prediction are supported. When the pre and post processors are bypassed, the chip set performs high speed entropy coding and decoding. This frees the chip set from being tied to one modeling technique or specific application. Both the encoder and decoder are being fabricated in a 1.0 micron CMOS process that has been tested to survive 1 megarad of total radiation dosage. The CMOS chips are small, only 5 mm on a side, and both are estimated to consume less than 1/4 of a Watt of power while operating at maximum frequency. Venbrux, Jack and Liu, Norley and Liu, Kathy and Vincent, Peter and Merrell, Randy Unspecified Center

Book information

ISBN: 9781729146866
Publisher: Independently Published
Imprint: Independently Published
Pub date:
Number of pages: 26
Weight: 88g
Height: 280mm
Width: 216mm
Spine width: 1mm