A Single Chip Low Power Implementation of an Asynchronous FFT Algorithm for Space Applications

A Single Chip Low Power Implementation of an Asynchronous FFT Algorithm for Space Applications

Paperback (03 Oct 2012)

  • $56.64
Add to basket

Includes delivery to the United States

10+ copies available online - Usually dispatched within 7 days

Publisher's Synopsis

A fully asynchronous fixed point FFT processor is introduced for low power space applications. The architecture is based on an algorithm developed by Suter and Stevens specifically for a low power implementation. The novelty of this architecture lies in its high localization of components and pipelining with no need to share a global memory. High throughput is attained using large numbers of small, local components working in parallel. A derivation of the algorithm from the discrete Fourier transform is presented followed bya discussion of circuit design parameters; specifically, those relevant to space applications. The generic architecture is explained with a survey of the 16-point FFT architecture specific to this project. An implementation, which included a test chip fabricated through MOSIS, is described. Finally, simulation results based on layout extractions are presented and an outline for future work is given.

Book information

ISBN: 9781249584247
Publisher: Creative Media Partners, LLC
Imprint: Biblioscholar
Pub date:
Language: English
Number of pages: 132
Weight: 249g
Height: 246mm
Width: 189mm
Spine width: 7mm